## Cache Mapping

- Direct
- Associative
- Set Assospatine

## Direct Mapping

Suppose MM Size = 64 Byte \* Henry is Byte Addressable Cache Size = 16 Byte

tim is divided ento Block (frame), cache es divided ento lines (Block)

Cache line 93e = MM Block Si3e

Suppose Block 83e = 4 Supte

No. 7 Block in MM = f4 = 16 Block

Mo. 7 lines in Couche = 16 = 4 lines

| lines | $\rightarrow$ |        | Bo  |
|-------|---------------|--------|-----|
|       |               |        | B   |
|       |               |        | 132 |
|       |               |        | B3  |
|       |               | Carche |     |



MM

Phylical Address Block Block off Set Mapping function

Cache Block No. = (Menny Menny Block No) Mod Block Cache Block (lines) No = (MM Block No.) Modulo (Goode No. 7 Block is cache) Bo Carche MM (MM) Bo =: MM Block No. Zeso (0) mod (4) = 0 so it mill map with (Cache ) Bo (MM)B6 so it will make 6 mod 4 = 2 with (Corche) B2 Bo, B4, B0, B2 Bo
B1, B5, B9, B13 B1
B1, B6, B10, B14 B2
B3, B7
B11, B15

Carelle



Disadvantage

Cache line
0
1

3.

MM block assigned Bo, B4, B8, B12 B1 ,B5, B9, B13 B2, B6, B10, B14 B3, B7, B11, B15

Bo o Suppose so is mapped to line o the cpu want to Access By. We have 2 to Replace so and then only we Can place By.

There is free Space en Carche bent the Court like

Se, Carche misses are very Angle